Your browser doesn't support javascript.
loading
High-κ perovskite membranes as insulators for two-dimensional transistors.
Huang, Jing-Kai; Wan, Yi; Shi, Junjie; Zhang, Ji; Wang, Zeheng; Wang, Wenxuan; Yang, Ni; Liu, Yang; Lin, Chun-Ho; Guan, Xinwei; Hu, Long; Yang, Zi-Liang; Huang, Bo-Chao; Chiu, Ya-Ping; Yang, Jack; Tung, Vincent; Wang, Danyang; Kalantar-Zadeh, Kourosh; Wu, Tom; Zu, Xiaotao; Qiao, Liang; Li, Lain-Jong; Li, Sean.
Afiliação
  • Huang JK; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia. jing-kai.huang1@student.unsw.edu.au.
  • Wan Y; Department of Mechanical Engineering, The University of Hong Kong, Hong Kong, China.
  • Shi J; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Zhang J; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Wang Z; School of Electrical Engineering and Telecommunications, University of New South Wales, Sydney, New South Wales, Australia.
  • Wang W; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Yang N; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Liu Y; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Lin CH; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Guan X; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Hu L; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Yang ZL; Department of Physics, National Taiwan University, Taipei, Taiwan.
  • Huang BC; Graduate Institute of Applied Physics, National Taiwan University, Taipei, Taiwan.
  • Chiu YP; Department of Physics, National Taiwan University, Taipei, Taiwan.
  • Yang J; Department of Physics, National Taiwan University, Taipei, Taiwan.
  • Tung V; Graduate School of Advanced Technology, National Taiwan University, Taipei, Taiwan.
  • Wang D; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Kalantar-Zadeh K; Physical Sciences and Engineering Division, King Abdullah University of Science and Technology, Thuwal, Saudi Arabia.
  • Wu T; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Zu X; School of Chemical Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Qiao L; School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia.
  • Li LJ; School of Physics, University of Electronic Science and Technology of China, Chengdu, China.
  • Li S; School of Physics, University of Electronic Science and Technology of China, Chengdu, China.
Nature ; 605(7909): 262-267, 2022 05.
Article em En | MEDLINE | ID: mdl-35546188
ABSTRACT
The scaling of silicon metal-oxide-semiconductor field-effect transistors has followed Moore's law for decades, but the physical thinning of silicon at sub-ten-nanometre technology nodes introduces issues such as leakage currents1. Two-dimensional (2D) layered semiconductors, with an atomic thickness that allows superior gate-field penetration, are of interest as channel materials for future transistors2,3. However, the integration of high-dielectric-constant (κ) materials with 2D materials, while scaling their capacitance equivalent thickness (CET), has proved challenging. Here we explore transferrable ultrahigh-κ single-crystalline perovskite strontium-titanium-oxide membranes as a gate dielectric for 2D field-effect transistors. Our perovskite membranes exhibit a desirable sub-one-nanometre CET with a low leakage current (less than 10-2 amperes per square centimetre at 2.5 megavolts per centimetre). We find that the van der Waals gap between strontium-titanium-oxide dielectrics and 2D semiconductors mitigates the unfavourable fringing-induced barrier-lowering effect resulting from the use of ultrahigh-κ dielectrics4. Typical short-channel transistors made of scalable molybdenum-disulfide films by chemical vapour deposition and strontium-titanium-oxide dielectrics exhibit steep subthreshold swings down to about 70 millivolts per decade and on/off current ratios up to 107, which matches the low-power specifications suggested by the latest International Roadmap for Devices and Systems5.

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Revista: Nature Ano de publicação: 2022 Tipo de documento: Article País de afiliação: Austrália

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Revista: Nature Ano de publicação: 2022 Tipo de documento: Article País de afiliação: Austrália