Your browser doesn't support javascript.
loading
Mostrar: 20 | 50 | 100
Resultados 1 - 6 de 6
Filtrar
Mais filtros












Base de dados
Intervalo de ano de publicação
1.
J Nanosci Nanotechnol ; 20(1): 367-372, 2020 Jan 01.
Artigo em Inglês | MEDLINE | ID: mdl-31383180

RESUMO

Successful development of 20 nm or smaller dynamic random-access memory (DRAM) requires reduction of the leakage current in capacitors with high-k dielectrics. To reduce the leakage current of the capacitor, we fabricated a ZrO2-based metal-insulator-metal (MIM) capacitor and investigated changes in leakage current characteristics associated with heat budget following capacitor formation. Leakage current characteristics were drastically degraded by applying an additional heat treatment to the MIM capacitor. Through detailed analysis of leakage versus bias voltage (I-V) characteristics, dielectric constants, and high-resolution transmission electron microscopy (HR-TEM) findings, we determined that the leakage current degradation was caused by an increase in Poole-Frenkel (P-F) emission due to an increase in defect density in the dielectrics and an increase in the dielectric constant due to enhancement of the crystallinity of ZrO2. Based on the experimental results, we propose a new, simple strategy to reduce leakage current without changing the capacitor structure or material used in the DRAM manufacturing process. This simple approach will not only enable mass production of 20 nm DRAM, but also contribute to the development of next-generation DRAMs by reducing the leakage current of the capacitor.

2.
Sci Rep ; 6: 30554, 2016 08 01.
Artigo em Inglês | MEDLINE | ID: mdl-27476672

RESUMO

Defect depth profiles of Cu (In1-x,Gax)(Se1-ySy)2 (CIGSS) were measured as functions of pulse width and voltage via deep-level transient spectroscopy (DLTS). Four defects were observed, i.e., electron traps of ~0.2 eV at 140 K (E1 trap) and 0.47 eV at 300 K (E2 trap) and hole traps of ~0.1 eV at 100 K (H1 trap) and ~0.4 eV at 250 K (H2 trap). The open circuit voltage (VOC) deteriorated when the trap densities of E2 were increased. The energy band diagrams of CIGSS were also obtained using Auger electron spectroscopy (AES), X-ray photoelectron spectroscopy (XPS), and DLTS data. These results showed that the valence band was lowered at higher S content. In addition, it was found that the E2 defect influenced the VOC and could be interpreted as an extended defect. Defect depth profile images provided clear insight into the identification of defect state and density as a function of depth around the space charge region.

3.
J Nanosci Nanotechnol ; 15(10): 7508-12, 2015 Oct.
Artigo em Inglês | MEDLINE | ID: mdl-26726360

RESUMO

In this study, we prepared solution-based In-Ga-ZnO thin film transistors (IGZO TFTs) having a multistacked active layer. The solution was prepared using an In:Zn = 1:1 mole ratio with variation in Ga content, and the TFTs were fabricated by stacking layers from the prepared solutions. After we measured the mobility of each stacked layer, the saturation mobility showed values of 0.8, 0.6 and 0.4 (cm2/Vs), with an overall decrease in electrical properties. The interface formed between the each layers affected the current path, resulting in reduced electrical performance. However, when the gate bias VG = 10 V was applied for 1500 s, the threshold voltage shift decreased in the stack. The uniformity of the active layer was improved in the stacked active layer by filling the hole formed during pre-baking, resulting in improved device stability. Also, the indium ratio was increased to enhance the mobility from 0.86 to 3.47. These results suggest high mobility and high stability devices can be produced with multistacked active layers.

4.
J Nanosci Nanotechnol ; 15(10): 7555-8, 2015 Oct.
Artigo em Inglês | MEDLINE | ID: mdl-26726370

RESUMO

In this research, we have investigated the instability of P-channel low-temperature polycrystalline silicon (poly-Si) thin-film transistors (LTPS TFTs) with double-layer SiO2/SiNx dielectrics. A negative gate bias temperature instability (NBTI) stress was applied and a turn-around behavior phenomenon was observed in the Threshold Voltage Shift (Vth). A positive threshold voltage shift occurs in the first stage, resulting from the negative charge trapping at the SiNx/SiO2 dielectric interface being dominant over the positive charge trapping at dielectric/Poly-Si interface. Following a stress time of 7000 s, the Vth switches to the negative voltage direction, which is "turn-around" behavior. In the second stage, the Vth moves from -1.63 V to -2 V, overwhelming the NBTI effect that results in the trapping of positive charges at the dielectric/Poly-Si interface states and generating grain-boundary trap states and oxide traps.

5.
J Nanosci Nanotechnol ; 15(11): 9116-9, 2015 Nov.
Artigo em Inglês | MEDLINE | ID: mdl-26726653

RESUMO

In this work, we demonstrate that expanded graphite can be sufficiently dispersed in polymer solution to form suspensions. Thin composite films were prepared by casting and drying the suspensions. The thermoelectric properties of expanded graphite (ExG)-polymer composites were easily modified by chemical doping. Electrically and thermally insulating polymers of PC, PS, and PMMA served as matrix materials. ExG composite films in PC, PMMA, and PS were prepared using thionyl chloride as the p-type dopant and PEI as the n-type dopant. By comparing the electrical conductivity and Seebeck coefficient values of the composite films, we observed that use of an electron acceptor material (thionyl chloride) in composites enhanced electrical conductivity and reduced the value of the positive Seebeck coefficient, which are p-type doping effects. In contrast, when the donor material PEI was used, there was an increase in electrical conductivity and changes in the value and sign of the Seebeck coefficient from positive to negative, confirming n-type doping.

6.
J Nanosci Nanotechnol ; 14(12): 9206-9, 2014 Dec.
Artigo em Inglês | MEDLINE | ID: mdl-25971038

RESUMO

We characterized the electrical behavior of crystalline silicon (c-Si) and Cu(In(1-x)Ga(x))Se2 (CIGS) solar cells by current-voltage (I-V) and capacitance-voltage (C-V) methods. We investigated the temperature-dependent carrier transport mechanism by determining the parameters of ideality factor (n) and activation energy (E(a)) deduced from I-V measurements. CLGS solar cells, as a function of temperature, showed drastic changes in n and E(a) in the space charge region (SCR) that forms near the ZnS/CIGS interface. Furthermore, by using a C-V measured substrate doping profiling method, we confirmed that the CIGS absorption layer had a graded band-gap structure from the end point of the SCR to the CIGS/Mo back contacts, while c-Si solar cells had a uniformly doped carrier concentration.

SELEÇÃO DE REFERÊNCIAS
DETALHE DA PESQUISA
...