Your browser doesn't support javascript.
loading
Impact of Single pMOSFET Dielectric Degradation on NAND Circuit Performance.
Estrada, D; Ogas, M L; Southwick, R G; Price, P M; Baker, R J; Knowlton, W B.
Afiliação
  • Estrada D; Boise State University, Electrical and Computer Engineering Department, 1910 University Dr., Boise, ID 83725, USA.
Microelectron Reliab ; 48(3): 354-363, 2008 Mar.
Article em En | MEDLINE | ID: mdl-19255611
ABSTRACT
Degradation of CMOS NAND logic circuits resulting from dielectric degradation of a single pMOSFET using constant voltage stress has been examined by means of a switch matrix technique. As a result, the NAND gate rise time increases by greater than 65%, which may lead to timing errors in high frequency digital circuits. In addition, the NAND gate DC switching point voltage shifts by nearly 11% which may be of consequence for analog or mixed signal applications. Experimental results for the degraded pMOSFET reveal a decrease in drive current by approximately 43%. There is also an increase in threshold voltage by 23%, a decrease in source to drain conductance of 30%, and an increase in channel resistance of about 44%. A linear relationship between the degradation of the pMOSFET channel resistance and the increase in NAND gate rise time is demonstrated, thereby providing experimental evidence of the impact of a single degraded pMOSFET on NAND circuit performance.

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Revista: Microelectron Reliab Ano de publicação: 2008 Tipo de documento: Article

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Revista: Microelectron Reliab Ano de publicação: 2008 Tipo de documento: Article