Your browser doesn't support javascript.
loading
A CMOS-memristor hybrid system for implementing stochastic binary spike timing-dependent plasticity.
Ahmadi-Farsani, Javad; Ricci, Saverio; Hashemkhani, Shahin; Ielmini, Daniele; Linares-Barranco, Bernabé; Serrano-Gotarredona, Teresa.
Afiliação
  • Ahmadi-Farsani J; Instituto de Microelectrónica de Sevilla, IMSE-CNM (CSIC and Universidad de Sevilla), Av. Américo Vespucio 28, 41092 Sevilla, Spain.
  • Ricci S; Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, Piazza L. da Vinci 32, 20133 Milano, Italy.
  • Hashemkhani S; Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, Piazza L. da Vinci 32, 20133 Milano, Italy.
  • Ielmini D; Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, Piazza L. da Vinci 32, 20133 Milano, Italy.
  • Linares-Barranco B; Instituto de Microelectrónica de Sevilla, IMSE-CNM (CSIC and Universidad de Sevilla), Av. Américo Vespucio 28, 41092 Sevilla, Spain.
  • Serrano-Gotarredona T; Instituto de Microelectrónica de Sevilla, IMSE-CNM (CSIC and Universidad de Sevilla), Av. Américo Vespucio 28, 41092 Sevilla, Spain.
Philos Trans A Math Phys Eng Sci ; 380(2228): 20210018, 2022 Jul 25.
Article em En | MEDLINE | ID: mdl-35658675
ABSTRACT
This paper describes a fully experimental hybrid system in which a [Formula see text] memristive crossbar spiking neural network (SNN) was assembled using custom high-resistance state memristors with analogue CMOS neurons fabricated in 180 nm CMOS technology. The custom memristors used NMOS selector transistors, made available on a second 180 nm CMOS chip. One drawback is that memristors operate with currents in the micro-amperes range, while analogue CMOS neurons may need to operate with currents in the pico-amperes range. One possible solution was to use a compact circuit to scale the memristor-domain currents down to the analogue CMOS neuron domain currents by at least 5-6 orders of magnitude. Here, we proposed using an on-chip compact current splitter circuit based on MOS ladders to aggressively attenuate the currents by over 5 orders of magnitude. This circuit was added before each neuron. This paper describes the proper experimental operation of an SNN circuit using a [Formula see text] 1T1R synaptic crossbar together with four post-synaptic CMOS circuits, each with a 5-decade current attenuator and an integrate-and-fire neuron. It also demonstrates one-shot winner-takes-all training and stochastic binary spike-timing-dependent-plasticity learning using this small system. This article is part of the theme issue 'Advanced neurotechnologies translating innovation for health and well-being'.
Assuntos
Palavras-chave

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Assunto principal: Redes Neurais de Computação / Neurônios Idioma: En Revista: Philos Trans A Math Phys Eng Sci Ano de publicação: 2022 Tipo de documento: Article

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Assunto principal: Redes Neurais de Computação / Neurônios Idioma: En Revista: Philos Trans A Math Phys Eng Sci Ano de publicação: 2022 Tipo de documento: Article