Your browser doesn't support javascript.
loading
BOX engineering to mitigate negative differential resistance in MFIS negative capacitance FDSOI FET: an analog perspective.
Chauhan, Nitanshu; Bagga, Navjeet; Banchhor, Shashank; Garg, Chirag; Sharma, Arvind; Datta, Arnab; Dasgupta, S; Bulusu, Anand.
Afiliação
  • Chauhan N; Department of Electronics and Communication Engineering, IIT Roorkee, Roorkee, India.
  • Bagga N; Department of Electronics and Communication Engineering, NIT Uttarakhand, Srinagar Pauri Garhwal, India.
  • Banchhor S; PDPM IIITDM Jabalpur, India.
  • Garg C; Department of Electronics and Communication Engineering, IIT Roorkee, Roorkee, India.
  • Sharma A; Department of Electronics and Communication Engineering, IIT Roorkee, Roorkee, India.
  • Datta A; University of Minnesota, United States of America.
  • Dasgupta S; Department of Electronics and Communication Engineering, IIT Roorkee, Roorkee, India.
  • Bulusu A; Department of Electronics and Communication Engineering, IIT Roorkee, Roorkee, India.
Nanotechnology ; 33(8)2021 Dec 02.
Article em En | MEDLINE | ID: mdl-34678795
ABSTRACT
Till date, the existing understanding of negative differential resistance (NDR) is obtained from metal-ferro-metal-insulator-semiconductor (MFMIS) FET, and it has been utilized for both MFMIS and metal-ferro-insulator-semiconductor (MFIS) based NCFETs. However, in MFIS architecture, the ferroelectric capacitance (CFE) is not a lumped capacitance. Therefore, for MFIS negative capacitance (NC) devices, the physical explanation which governs the NDR mechanism needs to be addressed. In this work, for the first time, we present the first principle explanation of the NDR effect in MFIS NC FDSOI. We found that the output current variation with the drain to source voltage (VDS), (i.e.gds) primarily depends upon two parameters (a)VDSdependent inversion charge gradient (∂n/∂VDS); (b)VDSsensitive electron velocity (∂v/∂VDS), and the combined effect of these two dependencies results in NDR. Further, to mitigate the NDR effect, we proposed the BOX engineered NC FDSOI FET, in which the buried oxide (BOX) layer is subdivided into the ferroelectric (FE) layer and the SiO2layer. In doing so, the inversion charge in the channel is enhanced by the BOX engineered FE layer, which in turn mitigates the NDR and a nearly zerogdswith a minimal positive slope has been obtained. Through well-calibrated TCAD simulations, by utilizing the obtained positivegds, we also designed aVDSindependent constant current mirror which is an essential part of analog circuits. Furthermore, we discussed the impact of the FE parameter (remanent polarization and coercive field) variation on the device performances. We have also compared the acquired results with existing literature on NC-based devices, which justifies that our proposed structure exhibits complete diminution of NDR, thus enabling its use in analog circuit design.
Palavras-chave

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Revista: Nanotechnology Ano de publicação: 2021 Tipo de documento: Article País de afiliação: Índia

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Revista: Nanotechnology Ano de publicação: 2021 Tipo de documento: Article País de afiliação: Índia