Your browser doesn't support javascript.
loading
Oxide Semiconductor Heterojunction Transistor with Negative Differential Transconductance for Multivalued Logic Circuits.
Shin, Jong Chan; Lee, Jae Hak; Jin, Minho; Lee, Haeyeon; Kim, Jiyeon; Lee, Jiho; Lee, Chan; You, Wonho; Yang, Hyunkyu; Kim, Youn Sang.
Afiliación
  • Shin JC; Department of Chemical and Biological Engineering, and Institute of Chemical Processes, College of Engineering, Seoul National University, Seoul 08826, Republic of Korea.
  • Lee JH; Program in Nano Science and Technology, Graduate School of Convergence Science and Technology, Seoul National University, Seoul 08826, Republic of Korea.
  • Jin M; Samsung Display Company, Ltd., 1 Samsung-ro, Giheung-gu, Yongin-si, Gyeonggi-do 17113, Republic of Korea.
  • Lee H; Program in Nano Science and Technology, Graduate School of Convergence Science and Technology, Seoul National University, Seoul 08826, Republic of Korea.
  • Kim J; Department of Chemical and Biological Engineering, and Institute of Chemical Processes, College of Engineering, Seoul National University, Seoul 08826, Republic of Korea.
  • Lee J; Department of Applied Bioengineering, Graduate School of Convergence Science and Technology, Seoul National University, Seoul 08826, Republic of Korea.
  • Lee C; Department of Applied Bioengineering, Graduate School of Convergence Science and Technology, Seoul National University, Seoul 08826, Republic of Korea.
  • You W; Department of Chemical and Biological Engineering, and Institute of Chemical Processes, College of Engineering, Seoul National University, Seoul 08826, Republic of Korea.
  • Yang H; Samsung Display Company, Ltd., 1 Samsung-ro, Giheung-gu, Yongin-si, Gyeonggi-do 17113, Republic of Korea.
  • Kim YS; Department of Applied Bioengineering, Graduate School of Convergence Science and Technology, Seoul National University, Seoul 08826, Republic of Korea.
ACS Nano ; 18(2): 1543-1554, 2024 Jan 16.
Article en En | MEDLINE | ID: mdl-38173253
ABSTRACT
Multivalued logic (MVL) technology is a promising solution for improving data density and reducing power consumption in comparison to complementary metal-oxide-semiconductor (CMOS) technology. Currently, heterojunction transistors (TRs) with negative differential transconductance (NDT) characteristics, which play an important role in the function of MVL circuits, adopt organic or 2D semiconductors as active layers, but it is still difficult to apply conventional CMOS processes. Herein, we demonstrate an oxide semiconductor (OS) heterojunction TR with NDT characteristics composed of p-type copper(I) oxide (Cu2O) and n-type indium gallium zinc oxide (IGZO) using the conventional CMOS manufacturing processes. The electrical characteristics of the fabricated device exhibit a high Ion/Ioff ratio (∼3 × 103), wide NDT ranges (∼29 V), and high peak-to-valley current ratios (PVCR ≈ 25). The electrical properties of 15 devices were measured, confirming uniform performance in the PVCR, NDT range, and Ion/Ioff ratio. We analyze the device operation by varying the source/drain (S/D) position and changing the device geometry and the thickness of the Cu2O layer. Additionally, we demonstrate heterojunction ambipolar TR to elucidate the transport mechanism of NDT devices at a high gate voltage (VGS). To confirm the feasibility of the MVL circuit, we present a ternary inverter with three clearly expressed logic states that have a long intermediate state and greater margin of error induced by wide NDT regions and high PVCR.
Palabras clave

Texto completo: 1 Colección: 01-internacional Banco de datos: MEDLINE Idioma: En Revista: ACS Nano Año: 2024 Tipo del documento: Article

Texto completo: 1 Colección: 01-internacional Banco de datos: MEDLINE Idioma: En Revista: ACS Nano Año: 2024 Tipo del documento: Article