Your browser doesn't support javascript.
loading
CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology.
Radamson, Henry H; Miao, Yuanhao; Zhou, Ziwei; Wu, Zhenhua; Kong, Zhenzhen; Gao, Jianfeng; Yang, Hong; Ren, Yuhui; Zhang, Yongkui; Shi, Jiangliu; Xiang, Jinjuan; Cui, Hushan; Lu, Bin; Li, Junjie; Liu, Jinbiao; Lin, Hongxiao; Xu, Haoqing; Li, Mengfan; Cao, Jiaji; He, Chuangqi; Duan, Xiangyan; Zhao, Xuewei; Su, Jiale; Du, Yong; Yu, Jiahan; Wu, Yuanyuan; Jiang, Miao; Liang, Di; Li, Ben; Dong, Yan; Wang, Guilei.
Affiliation
  • Radamson HH; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Miao Y; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Zhou Z; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Wu Z; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Kong Z; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Gao J; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Yang H; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Ren Y; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Zhang Y; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Shi J; Beijing Superstring Academy of Memory Technology, Beijing 100176, China.
  • Xiang J; Beijing Superstring Academy of Memory Technology, Beijing 100176, China.
  • Cui H; Jiangsu Leuven Instruments Co., Ltd., Xuzhou 221300, China.
  • Lu B; School of Physics and Information Engineering, Shanxi Normal University, Linfen 041004, China.
  • Li J; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Liu J; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Lin H; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Xu H; Institute of Microelectronics, University of Chinese Academy of Sciences, Beijing 100049, China.
  • Li M; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Cao J; Institute of Microelectronics, University of Chinese Academy of Sciences, Beijing 100049, China.
  • He C; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Duan X; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Zhao X; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Su J; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Du Y; Institute of Microelectronics, University of Chinese Academy of Sciences, Beijing 100049, China.
  • Yu J; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Wu Y; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Jiang M; Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China.
  • Liang D; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
  • Li B; Beijing Superstring Academy of Memory Technology, Beijing 100176, China.
  • Dong Y; Beijing Superstring Academy of Memory Technology, Beijing 100176, China.
  • Wang G; Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China.
Nanomaterials (Basel) ; 14(10)2024 May 09.
Article in En | MEDLINE | ID: mdl-38786792
ABSTRACT
After more than five decades, Moore's Law for transistors is approaching the end of the international technology roadmap of semiconductors (ITRS). The fate of complementary metal oxide semiconductor (CMOS) architecture has become increasingly unknown. In this era, 3D transistors in the form of gate-all-around (GAA) transistors are being considered as an excellent solution to scaling down beyond the 5 nm technology node, which solves the difficulties of carrier transport in the channel region which are mainly rooted in short channel effects (SCEs). In parallel to Moore, during the last two decades, transistors with a fully depleted SOI (FDSOI) design have also been processed for low-power electronics. Among all the possible designs, there are also tunneling field-effect transistors (TFETs), which offer very low power consumption and decent electrical characteristics. This review article presents new transistor designs, along with the integration of electronics and photonics, simulation methods, and continuation of CMOS process technology to the 5 nm technology node and beyond. The content highlights the innovative methods, challenges, and difficulties in device processing and design, as well as how to apply suitable metrology techniques as a tool to find out the imperfections and lattice distortions, strain status, and composition in the device structures.
Key words