Your browser doesn't support javascript.
loading
A Reliability Investigation of VDMOS Transistors: Performance and Degradation Caused by Bias Temperature Stress.
Zivanovic, Emilija; Veljkovic, Sandra; Mitrovic, Nikola; Jovanovic, Igor; Djoric-Veljkovic, Snezana; Paskaleva, Albena; Spassov, Dencho; Dankovic, Danijel.
Afiliación
  • Zivanovic E; Faculty of Electronic Engineering, University of Nis, Aleksandra Medvedeva 14, 18000 Nis, Serbia.
  • Veljkovic S; Faculty of Electronic Engineering, University of Nis, Aleksandra Medvedeva 14, 18000 Nis, Serbia.
  • Mitrovic N; Faculty of Electronic Engineering, University of Nis, Aleksandra Medvedeva 14, 18000 Nis, Serbia.
  • Jovanovic I; Faculty of Electronic Engineering, University of Nis, Aleksandra Medvedeva 14, 18000 Nis, Serbia.
  • Djoric-Veljkovic S; Faculty of Civil Engineering and Architecture, University of Nis, Aleksandra Medvedeva 14, 18000 Nis, Serbia.
  • Paskaleva A; Institute of Solid State Physics, Bulgarian Academy of Sciences, Tzarigradsko Chaussee 72, 1734 Sofia, Bulgaria.
  • Spassov D; Institute of Solid State Physics, Bulgarian Academy of Sciences, Tzarigradsko Chaussee 72, 1734 Sofia, Bulgaria.
  • Dankovic D; Faculty of Electronic Engineering, University of Nis, Aleksandra Medvedeva 14, 18000 Nis, Serbia.
Micromachines (Basel) ; 15(4)2024 Apr 05.
Article en En | MEDLINE | ID: mdl-38675313
ABSTRACT
This study aimed to comprehensively understand the performance and degradation of both p- and n-channel vertical double diffused MOS (VDMOS) transistors under bias temperature stress. Conducted experimental investigations involved various stress conditions and annealing processes to analyze the impacts of BT stress on the formation of oxide trapped charge and interface traps, leading to threshold voltage shifts. Findings revealed meaningful threshold voltage shifts in both PMOS and NMOS devices due to stresses, and the subsequent annealing process was analyzed in detail. The study also examined the influence of stress history on self-heating behavior under real operating conditions. Additionally, the study elucidated the complex correlation between stress-induced degradation and device reliability. The insights contribute to optimizing the performance and permanence of VDMOS transistors in practical applications, advancing semiconductor technology. This study underscored the importance of considering stress-induced effects on device reliability and performance in the design and application of VDMOS transistors.
Palabras clave