Your browser doesn't support javascript.
loading
Efficient Data Transfer and Multi-Bit Multiplier Design in Processing in Memory.
Sun, Jingru; Li, Zerui; Jiang, Meiqi; Sun, Yichuang.
Afiliação
  • Sun J; Chongqing Research Institute, Hunan University, Chongqing 401120, China.
  • Li Z; College of Computer Science and Electronic Engineering, Hunan University, Changsha 410082, China.
  • Jiang M; College of Computer Science and Electronic Engineering, Hunan University, Changsha 410082, China.
  • Sun Y; College of Computer Science and Electronic Engineering, Hunan University, Changsha 410082, China.
Micromachines (Basel) ; 15(6)2024 Jun 09.
Article em En | MEDLINE | ID: mdl-38930740
ABSTRACT
Processing in Memory based on memristors is considered the most effective solution to overcome the Von Neumann bottleneck issue and has become a hot research topic. The execution efficiency of logical computation and in-memory data transmission is crucial for Processing in Memory. This paper presents a design scheme for data transmission and multi-bit multipliers within MAT (a data storage set in MPU) based on the memristive alternating crossbar array structure. Firstly, to improve the data transfer efficiency, we reserve the edge row and column of the array as assistant cells for OR AND (OA) and AND data transmission logic operations to reduce the data transfer steps. Furthermore, we convert the multipliers into multi-bit addition operations via Multiple Input Multiple Output (MIMO) logical operations, which effectively improves the execution efficiency of multipliers. PSpice simulation shows that the proposed data transmission and multi-bit multiplier solution has lower latency and power consumption and higher efficiency and flexibility.
Palavras-chave

Texto completo: 1 Base de dados: MEDLINE Idioma: En Ano de publicação: 2024 Tipo de documento: Article País de afiliação: China

Texto completo: 1 Base de dados: MEDLINE Idioma: En Ano de publicação: 2024 Tipo de documento: Article País de afiliação: China