Your browser doesn't support javascript.
loading
A Comprehensive Analysis of Unclamped-Inductive-Switching-Induced Electrical Parameter Degradations and Optimizations for 4H-SiC Trench Metal-Oxide-Semiconductor Field-Effect Transistor Structures.
Liu, Li; Guo, Jingqi; Shi, Yiheng; Zeng, Kai; Li, Gangpeng.
Affiliation
  • Liu L; State Key Laboratory of Wide-Bandgap Semiconductor Devices and Integrated Technology, School of Microelectronics, Xidian University, Xi'an 710071, China.
  • Guo J; Guangzhou Institute of Technology, Xidian University, Guangzhou 510555, China.
  • Shi Y; Guangzhou Institute of Technology, Xidian University, Guangzhou 510555, China.
  • Zeng K; Guangzhou Institute of Technology, Xidian University, Guangzhou 510555, China.
  • Li G; State Key Laboratory of Wide-Bandgap Semiconductor Devices and Integrated Technology, School of Microelectronics, Xidian University, Xi'an 710071, China.
Micromachines (Basel) ; 15(6)2024 Jun 09.
Article in En | MEDLINE | ID: mdl-38930742
ABSTRACT
This paper presents a comprehensive study on single- and repetitive-frequency UIS characteristics of 1200 V asymmetric (AT) and double trench silicon carbide (DT-SiC) metal-oxide-semiconductor field-effect transistors (MOSFETs) and their electrical degradation under electrical-thermal working conditions, investigated through experiment and simulation verification. Because their structure is different, the failure mechanisms are different. Comparatively, the gate oxide of a DT-MOSFET is more easily damaged than an AT-MOSFET because the hot carriers are injected into the oxide. The parameters' degradation under repetitive UIS stress also requires analysis. The variations in the measured parameters are recorded to evaluate typical electrical features of device failure. Furthermore, TCAD simulation is used to reveal the electrothermal stress inside the device during avalanche. Additionally, failed devices are decapsulated to verify the location of the failure point. Finally, a new type of stepped-oxide vertical power DT MOSFET with P-type shielding and current spread layers, along with its feasible process flow, is proposed for the improvement of gate dielectric reliability.
Key words

Full text: 1 Collection: 01-internacional Database: MEDLINE Language: En Journal: Micromachines (Basel) Year: 2024 Document type: Article Affiliation country: Country of publication:

Full text: 1 Collection: 01-internacional Database: MEDLINE Language: En Journal: Micromachines (Basel) Year: 2024 Document type: Article Affiliation country: Country of publication: