Your browser doesn't support javascript.
loading
Implementation of Convolutional Neural Networks in Memristor Crossbar Arrays with Binary Activation and Weight Quantization.
Park, Jinwoo; Kim, Sungjoon; Song, Min Suk; Youn, Sangwook; Kim, Kyuree; Kim, Tae-Hyeon; Kim, Hyungjin.
Affiliation
  • Park J; Department of Electrical and Computer Engineering, Inha University, Incheon 22212, Korea.
  • Kim S; Department of Electrical and Computer Engineering, Seoul National University, Seoul 08826, Korea.
  • Song MS; Department of Electrical and Computer Engineering, Inha University, Incheon 22212, Korea.
  • Youn S; Department of Electrical and Computer Engineering, Inha University, Incheon 22212, Korea.
  • Kim K; Department of Electrical and Computer Engineering, Inha University, Incheon 22212, Korea.
  • Kim TH; Department of Semiconductor Engineering, Seoul National University of Science and Technology, Seoul 01811, Korea.
  • Kim H; Division of Materials Science and Engineering, Hanyang University, Seoul 04763, Korea.
ACS Appl Mater Interfaces ; 16(1): 1054-1065, 2024 Jan 10.
Article in En | MEDLINE | ID: mdl-38163259
ABSTRACT
We propose a hardware-friendly architecture of a convolutional neural network using a 32 × 32 memristor crossbar array having an overshoot suppression layer. The gradual switching characteristics in both set and reset operations enable the implementation of a 3-bit multilevel operation in a whole array that can be utilized as 16 kernels. Moreover, a binary activation function mapped to the read voltage and ground is introduced to evaluate the result of training with a boundary of 0.5 and its estimated gradient. Additionally, we adopt a fixed kernel method, where inputs are sequentially applied to a crossbar array with a differential memristor pair scheme, reducing unused cell waste. The binary activation has robust characteristics against device state variations, and a neuron circuit is experimentally demonstrated on a customized breadboard. Thanks to the analogue switching characteristics of the memristor device, the accurate vector-matrix multiplication (VMM) operations can be experimentally demonstrated by combining sequential inputs and the weights obtained through tuning operations in the crossbar array. In addition, the feature images extracted by VMM during the hardware inference operations on 100 test samples are classified, and the classification performance by off-chip training is compared with the software results. Finally, inference results depending on the tolerance are statistically verified through several tuning cycles.
Key words

Full text: 1 Collection: 01-internacional Database: MEDLINE Language: En Journal: ACS Appl Mater Interfaces Journal subject: BIOTECNOLOGIA / ENGENHARIA BIOMEDICA Year: 2024 Document type: Article

Full text: 1 Collection: 01-internacional Database: MEDLINE Language: En Journal: ACS Appl Mater Interfaces Journal subject: BIOTECNOLOGIA / ENGENHARIA BIOMEDICA Year: 2024 Document type: Article
...