Your browser doesn't support javascript.
loading
Design of Power Amplifiers for BDS-3 Terminal Based on InGaP/GaAs HBT MMIC and LGA Technology.
Li, Zhenbing; Huang, Junjie; Zhang, Jinrong; Jia, Shilin; Sun, Haoyang; Li, Gang; Wen, Guangjun.
Affiliation
  • Li Z; School of Information and Communication Engineering, University of Electronic Science and Technology of China, Chengdu 611731, China.
  • Huang J; School of Information and Communication Engineering, University of Electronic Science and Technology of China, Chengdu 611731, China.
  • Zhang J; School of Information and Communication Engineering, University of Electronic Science and Technology of China, Chengdu 611731, China.
  • Jia S; School of Information and Communication Engineering, University of Electronic Science and Technology of China, Chengdu 611731, China.
  • Sun H; School of Information and Communication Engineering, University of Electronic Science and Technology of China, Chengdu 611731, China.
  • Li G; School of Information and Software Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China.
  • Wen G; School of Information and Communication Engineering, University of Electronic Science and Technology of China, Chengdu 611731, China.
Micromachines (Basel) ; 14(11)2023 Oct 27.
Article in En | MEDLINE | ID: mdl-38004852
With the development and popularization of the Beidou-3 navigation satellite system (BDS-3), to ensure its unique short message function, it is necessary to integrate a radio frequency (RF) transmitting circuit with high performance in the BDS-3 terminal. As the key device in an RF transmitting circuit, the RF power amplifier (PA) largely determines the comprehensive performance of the circuit with its transmission power, efficiency, linearity, and integration. Therefore, in this paper, an L-band highly integrated PA chip compatible with 3 W and 5 W output power is designed in InGaP/GaAs heterojunction bipolar transistor (HBT) technology combined with temperature-insensitive adaptive bias technology, class-F harmonic suppression technology, analog pre-distortion technology, temperature-insensitive adaptive power detection technology, and land grid array (LGA) packaging technology. Additionally, three auxiliary platforms are proposed, dedicated to the simulation and optimization of the same type of PA designs. The simulation results show that at the supply voltage of 5 V and 3.5 V, the linear gain of the PA chip reaches 39.4 dB and 38.7 dB, respectively; the output power at 1 dB compression point (P1dB) reaches 37.5 dBm and 35.1 dBm, respectively; the saturated output power (Psat) reaches 38.2 dBm and 36.2 dBm, respectively; the power added efficiency (PAE) reaches 51.7% and 48.2%, respectively; and the higher harmonic suppression ratios are less than -62 dBc and -65 dBc, respectively. The size of the PA chip is only 6 × 4 × 1 mm3. The results also show that the PA chip has high gain, high efficiency, and high linearity under both output power conditions, which has obvious advantages over similar PA chip designs and can meet the short message function of the BDS-3 terminal in various application scenarios.
Key words

Full text: 1 Collection: 01-internacional Database: MEDLINE Language: En Journal: Micromachines (Basel) Year: 2023 Document type: Article Affiliation country: China Country of publication: Switzerland

Full text: 1 Collection: 01-internacional Database: MEDLINE Language: En Journal: Micromachines (Basel) Year: 2023 Document type: Article Affiliation country: China Country of publication: Switzerland