Your browser doesn't support javascript.
loading
Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits.
Martins, Jorge; Bahubalindruni, Pydi; Rovisco, Ana; Kiazadeh, Asal; Martins, Rodrigo; Fortunato, Elvira; Barquinha, Pedro.
Afiliação
  • Martins J; CENIMAT/I3N, Departamento de Ciência dos Materiais, Faculdade de Ciências e Tecnologia (FCT), Universidade NOVA de Lisboa (UNL) and CEMOP/UNINOVA, 2829-516 Caparica, Portugal. jds.martins@campus.fct.unl.pt.
  • Bahubalindruni P; IIIT Delhi, Okhla Industrial Estate, Phase III, New Delhi 110020, India. bpganga@iiitd.ac.in.
  • Rovisco A; CENIMAT/I3N, Departamento de Ciência dos Materiais, Faculdade de Ciências e Tecnologia (FCT), Universidade NOVA de Lisboa (UNL) and CEMOP/UNINOVA, 2829-516 Caparica, Portugal. a.rovisco@campus.fct.unl.pt.
  • Kiazadeh A; CENIMAT/I3N, Departamento de Ciência dos Materiais, Faculdade de Ciências e Tecnologia (FCT), Universidade NOVA de Lisboa (UNL) and CEMOP/UNINOVA, 2829-516 Caparica, Portugal. a.kiazadeh@fct.unl.pt.
  • Martins R; CENIMAT/I3N, Departamento de Ciência dos Materiais, Faculdade de Ciências e Tecnologia (FCT), Universidade NOVA de Lisboa (UNL) and CEMOP/UNINOVA, 2829-516 Caparica, Portugal. rm@uninova.pt.
  • Fortunato E; CENIMAT/I3N, Departamento de Ciência dos Materiais, Faculdade de Ciências e Tecnologia (FCT), Universidade NOVA de Lisboa (UNL) and CEMOP/UNINOVA, 2829-516 Caparica, Portugal. emf@fct.unl.pt.
  • Barquinha P; CENIMAT/I3N, Departamento de Ciência dos Materiais, Faculdade de Ciências e Tecnologia (FCT), Universidade NOVA de Lisboa (UNL) and CEMOP/UNINOVA, 2829-516 Caparica, Portugal. pmcb@fct.unl.pt.
Materials (Basel) ; 10(6)2017 Jun 21.
Article em En | MEDLINE | ID: mdl-28773037
This paper focuses on the analysis of InGaZnO thin-film transistors (TFTs) and circuits under the influence of different temperatures and bias stress, shedding light into their robustness when used in real-world applications. For temperature-dependent measurements, a temperature range of 15 to 85 °C was considered. In case of bias stress, both gate and drain bias were applied for 60 min. Though isolated transistors show a variation of drain current as high as 56% and 172% during bias voltage and temperature stress, the employed circuits were able to counteract it. Inverters and two-TFT current mirrors following simple circuit topologies showed a gain variation below 8%, while the improved robustness of a cascode current mirror design is proven by showing a gain variation less than 5%. The demonstration that the proper selection of TFT materials and circuit topologies results in robust operation of oxide electronics under different stress conditions and over a reasonable range of temperatures proves that the technology is suitable for applications such as smart food packaging and wearables.
Palavras-chave

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Ano de publicação: 2017 Tipo de documento: Article

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Ano de publicação: 2017 Tipo de documento: Article