Your browser doesn't support javascript.
loading
A Power and Area Efficient CMOS Stochastic Neuron for Neural Networks Employing Resistive Crossbar Array.
IEEE Trans Biomed Circuits Syst ; 13(6): 1678-1689, 2019 12.
Article em En | MEDLINE | ID: mdl-31603798
A power and area efficient CMOS stochastic neuron for resistive computing device-based neural networks is presented. The stochastic neuron performs both quantization and activation function simultaneously by using a single dynamic comparator and allows power-hungry analog to digital and digital to analog converters to be removed at the cost of the increased computation time. A network learning method utilizing a noisy sigmoid function is also presented to minimize the computation time with little accuracy degradation. A prototype neuron chip fabricated in 0.18µm CMOS process successfully demonstrates the neuron's performance and the learning method is verified through network simulations.
Assuntos

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Assunto principal: Processamento de Sinais Assistido por Computador / Neurônios Limite: Animals / Humans Idioma: En Ano de publicação: 2019 Tipo de documento: Article

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Assunto principal: Processamento de Sinais Assistido por Computador / Neurônios Limite: Animals / Humans Idioma: En Ano de publicação: 2019 Tipo de documento: Article