Your browser doesn't support javascript.
loading
Effects of Interface Oxidation on Noise Properties and Performance in III-V Vertical Nanowire Memristors.
Saketh Ram, Mamidala; Svensson, Johannes; Wernersson, Lars-Erik.
Afiliação
  • Saketh Ram M; Department of Electrical and Information Technology, Lund University, 221 00 Lund, Sweden.
  • Svensson J; Department of Electrical and Information Technology, Lund University, 221 00 Lund, Sweden.
  • Wernersson LE; Department of Electrical and Information Technology, Lund University, 221 00 Lund, Sweden.
ACS Appl Mater Interfaces ; 15(15): 19085-19091, 2023 Apr 19.
Article em En | MEDLINE | ID: mdl-37026413
Memristors implemented as resistive random-access memories (RRAMs) owing to their low power consumption, scalability, and speed are promising candidates for in-memory computing and neuromorphic applications. Moreover, a vertical 3D implementation of RRAMs enables high-density crossbar arrays at a minimal footprint. Co-integrated III-V vertical gate-all-around MOSFET selectors in a one-transistor-one-resistor (1T1R) configuration have recently been demonstrated where an interlayer (IL)-oxide has been shown to enable high RRAM endurance needed for applications like machine learning. In this work, we evaluate the role of the IL-oxide directly on InAs vertical nanowires using low-frequency noise characterization. We show that the low-frequency noise or the 1/f-noise in InAs vertical RRAMs can be reduced by more than 3 orders of magnitude by engineering the InAs/high-k interface. We also report that the noise properties of the vertical 1T1R do not degrade significantly after RRAM integration making them attractive to be used in emerging electronic circuits.
Palavras-chave

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Ano de publicação: 2023 Tipo de documento: Article

Texto completo: 1 Coleções: 01-internacional Base de dados: MEDLINE Idioma: En Ano de publicação: 2023 Tipo de documento: Article